

# Lecture 28-29

#### **Code Generation**

Awanish Pandey

Department of Computer Science and Engineering Indian Institute of Technology Roorkee



• output code must be correct



- output code must be correct
- output code must be of high quality



- output code must be correct
- output code must be of high quality
- code generator should run efficiently



- output code must be correct
- output code must be of high quality
- code generator should run efficiently
- Input: Intermediate representation with symbol table assume that input has been validated by the front end



- output code must be correct
- output code must be of high quality
- code generator should run efficiently
- Input: Intermediate representation with symbol table assume that input has been validated by the front end
- Target programs :



- output code must be correct
- output code must be of high quality
- code generator should run efficiently
- Input: Intermediate representation with symbol table assume that input has been validated by the front end
- Target programs :
  - absolute machine language fast for small programs



- output code must be correct
- output code must be of high quality
- code generator should run efficiently
- Input: Intermediate representation with symbol table assume that input has been validated by the front end
- Target programs :
  - absolute machine language fast for small programs
  - relocatable machine code requires linker and loader



- output code must be correct
- output code must be of high quality
- code generator should run efficiently
- Input: Intermediate representation with symbol table assume that input has been validated by the front end
- Target programs :
  - absolute machine language fast for small programs
  - relocatable machine code requires linker and loader
  - assembly code requires assembler, linker, and loader



- output code must be correct
- output code must be of high quality
- code generator should run efficiently
- Input: Intermediate representation with symbol table assume that input has been validated by the front end
- Target programs :
  - absolute machine language fast for small programs
  - relocatable machine code requires linker and loader
  - assembly code requires assembler, linker, and loader
- Steps involved



- output code must be correct
- output code must be of high quality
- code generator should run efficiently
- Input: Intermediate representation with symbol table assume that input has been validated by the front end
- Target programs :
  - absolute machine language fast for small programs
  - relocatable machine code requires linker and loader
  - assembly code requires assembler, linker, and loader
- Steps involved
  - Instruction Selection



- output code must be correct
- output code must be of high quality
- code generator should run efficiently
- Input: Intermediate representation with symbol table assume that input has been validated by the front end
- Target programs :
  - absolute machine language fast for small programs
  - relocatable machine code requires linker and loader
  - assembly code requires assembler, linker, and loader
- Steps involved
  - Instruction Selection
  - Register Allocation and assignment



April 10, 2025

2 / 13

- output code must be correct
- output code must be of high quality
- code generator should run efficiently
- Input: Intermediate representation with symbol table assume that input has been validated by the front end
- Target programs :
  - absolute machine language fast for small programs
  - relocatable machine code requires linker and loader
  - assembly code requires assembler, linker, and loader
- Steps involved
  - Instruction Selection
  - Register Allocation and assignment
  - Evaluation order



Word size



- Word size
- Registers



- Word size
- Registers
- Opcodes



- Word size
- Registers
- Opcodes
- Addressing mode



# **Sample Target code**

| a = b + c | Mov b, R0 |                |
|-----------|-----------|----------------|
| d = a + e | Add c, R0 |                |
|           | Mov R0, a |                |
|           | Mov a, R0 | Can be removed |
|           | Add e, R0 |                |
|           | Mov R0, d |                |
|           |           | l              |



# **Sample Target code**

| a = b + c | Mov b, R0  |                |
|-----------|------------|----------------|
| d = a + e | Add c, R0  |                |
|           | Mov R0, a  |                |
|           | Mov a, R0  | Can be removed |
|           | Add e, R0  |                |
|           | Mov R0, d  |                |
| a = a + 1 | Mov a, R0  | inc a          |
|           | Add #1, R0 |                |
|           | Mov R0, a  |                |



 sequence of statements in which flow of control enters at the beginning and leaves at the end



- sequence of statements in which flow of control enters at the beginning and leaves at the end
- Algorithm to identify basic blocks



- sequence of statements in which flow of control enters at the beginning and leaves at the end
- Algorithm to identify basic blocks
- determine leader



- sequence of statements in which flow of control enters at the beginning and leaves at the end
- Algorithm to identify basic blocks
- determine leader
  - ▶ first statement is a leader



- sequence of statements in which flow of control enters at the beginning and leaves at the end
- Algorithm to identify basic blocks
- determine leader
  - ▶ first statement is a leader
  - ▶ any target of a goto statement is a leader



- sequence of statements in which flow of control enters at the beginning and leaves at the end
- Algorithm to identify basic blocks
- determine leader
  - first statement is a leader
  - any target of a goto statement is a leader
  - any statement that follows a goto statement is a leader



- sequence of statements in which flow of control enters at the beginning and leaves at the end
- Algorithm to identify basic blocks
- determine leader
  - ▶ first statement is a leader
  - any target of a goto statement is a leader
  - any statement that follows a goto statement is a leader
- for each leader its basic block consists of the leader and all statements up to next leader



April 10, 2025

5/13

Add control flow information to basic blocks



- Add control flow information to basic blocks
- Nodes are the basic blocks



- Add control flow information to basic blocks
- Nodes are the basic blocks
- there is a directed edge from  $B_1$  to  $B_2$  if  $B_2$  can follow  $B_1$  in some execution sequence



- Add control flow information to basic blocks
- Nodes are the basic blocks
- there is a directed edge from  $B_1$  to  $B_2$  if  $B_2$  can follow  $B_1$  in some execution sequence
  - there is a jump from the last statement of  $B_1$  to the first statement of  $B_2$



- Add control flow information to basic blocks
- Nodes are the basic blocks
- there is a directed edge from  $B_1$  to  $B_2$  if  $B_2$  can follow  $B_1$  in some execution sequence
  - there is a jump from the last statement of  $B_1$  to the first statement of  $B_2$
  - $\triangleright$   $B_2$  follows  $B_1$  in natural order of execution



- Add control flow information to basic blocks
- Nodes are the basic blocks
- there is a directed edge from  $B_1$  to  $B_2$  if  $B_2$  can follow  $B_1$  in some execution sequence
  - there is a jump from the last statement of  $B_1$  to the first statement of  $B_2$
  - $\triangleright$   $B_2$  follows  $B_1$  in natural order of execution
- initial node: block with first statement as leader



• for register and temporary allocation



- for register and temporary allocation
- remove variables from registers if not used



- for register and temporary allocation
- remove variables from registers if not used
- statement X = Y op Z defines X and uses Y and Z



- for register and temporary allocation
- remove variables from registers if not used
- statement X = Y op Z defines X and uses Y and Z
- scan each basic blocks backwards



### **Next use information**

- for register and temporary allocation
- remove variables from registers if not used
- statement X = Y op Z defines X and uses Y and Z
- scan each basic blocks backwards
- assume all temporaries are dead on exit and all user variables are live on exit



use of a var

• Statement i assign value to x



- Statement i assign value to x
- Statment j has x as an operand



- Statement i assign value to x
- Statment j has x as an operand
- Control can flow from i to j and no assignment of x in between



- Statement i assign value to x
- Statment j has x as an operand
- Control can flow from i to j and no assignment of x in between
- j uses value of x computed at i



- Statement i assign value to x
- Statment j has x as an operand
- Control can flow from i to j and no assignment of x in between
- j uses value of x computed at i
- x is live at i



- Statement i assign value to x
- Statment j has x as an operand
- Control can flow from i to j and no assignment of x in between
- j uses value of x computed at i
- x is live at i
- Suppose we are scanning i : X = Y op Z in backward scan



#### use of a var

- Statement i assign value to x
- Statment j has x as an operand
- Control can flow from i to j and no assignment of x in between
- j uses value of x computed at i
- x is live at i
- Suppose we are scanning i : X = Y op Z in backward scan
  - attach to i. information in symbol table about X.Y. Z



April 10, 2025

8 / 13

#### use of a var

- Statement i assign value to x
- Statment j has x as an operand
- Control can flow from i to j and no assignment of x in between
- j uses value of x computed at i
- x is live at i
- Suppose we are scanning i : X = Y op Z in backward scan
  - attach to i, information in symbol table about X,Y, Z
  - ▶ set X to not live and no next use in symbol table



#### use of a var

- Statement i assign value to x
- Statment j has x as an operand
- Control can flow from i to j and no assignment of x in between
- j uses value of x computed at i
- x is live at i
- Suppose we are scanning i : X = Y op Z in backward scan
  - attach to i, information in symbol table about X,Y, Z
  - set X to not live and no next use in symbol table
  - set Y and Z to be live and next use in i in symbol table



#### use of a var

- Statement i assign value to x
- Statment j has x as an operand
- Control can flow from i to j and no assignment of x in between
- j uses value of x computed at i
- x is live at i
- Suppose we are scanning i : X = Y op Z in backward scan
  - attach to i, information in symbol table about X,Y, Z
  - set X to not live and no next use in symbol table
  - set Y and Z to be live and next use in i in symbol table



Consider each statement



- Consider each statement
- Remember if operand is in a register



- Consider each statement
- Remember if operand is in a register
- Register descriptor



- Consider each statement
- Remember if operand is in a register
- Register descriptor
  - ▶ Keep track of what is currently in each register.



- Consider each statement
- Remember if operand is in a register
- Register descriptor
  - ▶ Keep track of what is currently in each register.
  - ▶ Initially all the registers are empty



- Consider each statement
- Remember if operand is in a register
- Register descriptor
  - ▶ Keep track of what is currently in each register.
  - ▶ Initially all the registers are empty
- Address descriptor



- Consider each statement
- Remember if operand is in a register
- Register descriptor
  - Keep track of what is currently in each register.
  - Initially all the registers are empty
- Address descriptor
  - Keep track of location where current value of the name can be found at runtime



- Consider each statement
- Remember if operand is in a register
- Register descriptor
  - Keep track of what is currently in each register.
  - Initially all the registers are empty
- Address descriptor
  - Keep track of location where current value of the name can be found at runtime
  - ▶ The location might be a register, stack, memory address or a set of those



# **Code Generation Algorithm**

for each X = Y + Z do



## **Code Generation Algorithm**

for each X = Y + Z do

- Use getReg(x = y + z) to select registers for x,y and z. Call these  $R_x$ ,  $R_y$  and  $R_z$
- If y is not in  $R_y$  issue LD  $R_y$  y'
- Similarly for z
- Issue ADD  $R_x, R_y, R_z$

What about copy statement (X=Y)?



## **Code Generation Algorithm**

for each X = Y + Z do

- Use getReg(x = y + z) to select registers for x,y and z. Call these  $R_x$ ,  $R_y$  and  $R_z$
- If y is not in  $R_y$  issue LD  $R_y$  y'
- Similarly for z
- Issue ADD  $R_x, R_y, R_z$

What about copy statement (X=Y)? What happen at the end of a block?



• For instruction LD R,x



- For instruction LD R,x
  - Update register descriptor for R so it holds only x



- For instruction LD R,x
  - Update register descriptor for R so it holds only x
  - ▶ Update address descriptor of x by adding R as an additional location.



- For instruction LD R,x
  - Update register descriptor for R so it holds only x
  - ▶ Update address descriptor of x by adding R as an additional location.
- ST x, R change address descriptor of x to include its own memory location.



- For instruction LD R,x
  - Update register descriptor for R so it holds only x
  - ▶ Update address descriptor of x by adding R as an additional location.
- ST x, R change address descriptor of x to include its own memory location.
- For ADD  $R_x, R_y, R_z$



- For instruction LD R,x
  - ▶ Update register descriptor for R so it holds only x
  - ▶ Update address descriptor of x by adding R as an additional location.
- ST x, R change address descriptor of x to include its own memory location.
- For ADD  $R_x, R_y, R_z$ 
  - ▶ Change register descriptor of  $R_x$  so it holds only x



- For instruction LD R,x
  - Update register descriptor for R so it holds only x
  - ▶ Update address descriptor of x by adding R as an additional location.
- ST x, R change address descriptor of x to include its own memory location.
- For ADD  $R_x, R_y, R_z$ 
  - ▶ Change register descriptor of  $R_x$  so it holds only x
  - ▶ Change address descriptor of x so that its only location is  $R_x$



- For instruction LD R,x
  - Update register descriptor for R so it holds only x
  - ▶ Update address descriptor of x by adding R as an additional location.
- ST x, R change address descriptor of x to include its own memory location.
- For ADD  $R_x, R_y, R_z$ 
  - ▶ Change register descriptor of  $R_x$  so it holds only x
  - ▶ Change address descriptor of x so that its only location is  $R_x$
  - ightharpoonup Remove  $R_x$  from address descriptor of any other variable other than x



April 10, 2025 11 / 13

- For instruction LD R,x
  - ▶ Update register descriptor for R so it holds only x
  - ▶ Update address descriptor of x by adding R as an additional location.
- ST x, R change address descriptor of x to include its own memory location.
- For ADD  $R_x, R_y, R_z$ 
  - ▶ Change register descriptor of  $R_x$  so it holds only x
  - ▶ Change address descriptor of x so that its only location is  $R_x$
  - ightharpoonup Remove  $R_x$  from address descriptor of any other variable other than x
- For instruction x = y



- For instruction LD R,x
  - ▶ Update register descriptor for R so it holds only x
  - ▶ Update address descriptor of x by adding R as an additional location.
- ST x, R change address descriptor of x to include its own memory location.
- For ADD  $R_x, R_y, R_z$ 
  - ▶ Change register descriptor of  $R_x$  so it holds only x
  - ▶ Change address descriptor of x so that its only location is  $R_x$
  - ightharpoonup Remove  $R_x$  from address descriptor of any other variable other than x
- For instruction x = y
  - ▶ Add x to register description for  $R_y$



- For instruction LD R.x
  - Update register descriptor for R so it holds only x
  - ▶ Update address descriptor of x by adding R as an additional location.
- ST x, R change address descriptor of x to include its own memory location.
- For ADD  $R_x, R_y, R_z$ 
  - $\triangleright$  Change register descriptor of  $R_x$  so it holds only x
  - $\triangleright$  Change address descriptor of x so that its only location is  $R_{\times}$
  - $\triangleright$  Remove  $R_x$  from address descriptor of any other variable other than x
- For instruction x = y
  - $\triangleright$  Add x to register description for  $R_{\nu}$
  - $\triangleright$  Change the address descriptor of x so that its only location is  $R_{\nu}$



# Function getReg(I)

$$x = y + z$$

• Steps for picking  $R_v$  for y



# Function getReg(I)

$$x = y + z$$

- Steps for picking  $R_V$  for y
  - ▶ If y is in register, pick that register as  $R_y$ . Don't issue a load instruction



# Function getReg(I)

```
x = y + z
```

- Steps for picking  $R_v$  for y
  - If y is in register, pick that register as  $R_v$ . Don't issue a load instruction
  - $\triangleright$  if y is not in register, but there is an empty register pick one such register as  $R_y$



```
x = y + z
```

- Steps for picking  $R_y$  for y
  - ▶ If y is in register, pick that register as  $R_v$ . Don't issue a load instruction
  - $\triangleright$  if y is not in register, but there is an empty register pick one such register as  $R_{\nu}$
  - We have to pick a register (say R) that is currently holding a variable (say v)



```
x = y + z
```

- Steps for picking  $R_y$  for y
  - If y is in register, pick that register as  $R_v$ . Don't issue a load instruction
  - $\triangleright$  if y is not in register, but there is an empty register pick one such register as  $R_{\nu}$
  - We have to pick a register (say R) that is currently holding a variable (say v)
    - $\star$  If v is somewhere else also. We are OK



```
x = y + z
```

- Steps for picking  $R_y$  for y
  - If y is in register, pick that register as  $R_v$ . Don't issue a load instruction
  - $\triangleright$  if y is not in register, but there is an empty register pick one such register as  $R_{\nu}$
  - We have to pick a register (say R) that is currently holding a variable (say v)
    - $\star$  If v is somewhere else also. We are OK
    - $\star$  if v is x, we are OK



```
x = y + z
```

- Steps for picking  $R_y$  for y
  - If y is in register, pick that register as  $R_v$ . Don't issue a load instruction
  - $\triangleright$  if y is not in register, but there is an empty register pick one such register as  $R_{\nu}$
  - We have to pick a register (say R) that is currently holding a variable (say v)
    - $\star$  If v is somewhere else also. We are OK
    - $\star$  if v is x, we are OK
    - $\star$  If v is not used later, we are OK



```
x = y + z
```

- Steps for picking  $R_y$  for y
  - If y is in register, pick that register as  $R_{\nu}$ . Don't issue a load instruction
  - if y is not in register, but there is an empty register pick one such register as  $R_{\nu}$
  - We have to pick a register (say R) that is currently holding a variable (say v)
    - $\star$  If v is somewhere else also. We are OK
    - $\star$  if v is x, we are OK
    - $\star$  If v is not used later, we are OK
    - ★ Otherwise, we are not OK. Create an instruction ST v,R. This process called spill. R may hold many variables so we have to store all of them



```
x = y + z
```

- Steps for picking  $R_y$  for y
  - If y is in register, pick that register as  $R_{\nu}$ . Don't issue a load instruction
  - if y is not in register, but there is an empty register pick one such register as  $R_{\nu}$
  - We have to pick a register (say R) that is currently holding a variable (say v)
    - $\star$  If v is somewhere else also. We are OK
    - $\star$  if v is x, we are OK
    - $\star$  If v is not used later, we are OK
    - \* Otherwise, we are not OK. Create an instruction ST v,R. This process called spill. R may hold many variables so we have to store all of them
- Selection of  $R_x$



```
x = y + z
```

- Steps for picking  $R_y$  for y
  - If y is in register, pick that register as  $R_{\nu}$ . Don't issue a load instruction
  - if y is not in register, but there is an empty register pick one such register as  $R_{\nu}$
  - We have to pick a register (say R) that is currently holding a variable (say v)
    - $\star$  If v is somewhere else also. We are OK
    - $\star$  if v is x, we are OK
    - $\star$  If v is not used later, we are OK
    - \* Otherwise, we are not OK. Create an instruction ST v,R. This process called spill. R may hold many variables so we have to store all of them
- Selection of  $R_{\times}$ 
  - Pick a register which is currently holding only x



```
x = y + z
```

- Steps for picking  $R_y$  for y
  - If y is in register, pick that register as  $R_{\nu}$ . Don't issue a load instruction
  - if y is not in register, but there is an empty register pick one such register as  $R_{\nu}$
  - We have to pick a register (say R) that is currently holding a variable (say v)
    - $\star$  If v is somewhere else also. We are OK
    - $\star$  if v is x, we are OK
    - $\star$  If v is not used later, we are OK
    - \* Otherwise, we are not OK. Create an instruction ST v,R. This process called spill. R may hold many variables so we have to store all of them
- Selection of  $R_{\times}$ 
  - Pick a register which is currently holding only x
  - If either of  $R_v$  or  $R_z$  if anyone of the is not live



```
x = y + z
```

- Steps for picking  $R_v$  for y
  - If y is in register, pick that register as  $R_{\nu}$ . Don't issue a load instruction
  - if y is not in register, but there is an empty register pick one such register as  $R_{\nu}$
  - We have to pick a register (say R) that is currently holding a variable (say v)
    - $\star$  If v is somewhere else also. We are OK
    - $\star$  if v is x, we are OK
    - $\star$  If v is not used later, we are OK
    - \* Otherwise, we are not OK. Create an instruction ST v,R. This process called spill. R may hold many variables so we have to store all of them
- Selection of R<sub>x</sub>
  - Pick a register which is currently holding only x
  - If either of  $R_v$  or  $R_z$  if anyone of the is not live
  - $\triangleright$  otherwise follow the steps similar to  $R_{\nu}$



• Branch if value of R meets one of six conditions: negative, zero, positive, non-negative, non-zero, non-positive



- Branch if value of R meets one of six conditions: negative, zero, positive, non-negative, non-zero, non-positive
- if X < Y goto Z Mov X, RO Sub Y, RO Jmp negative Z



- Branch if value of R meets one of six conditions: negative, zero, positive, non-negative, non-zero, non-positive
- if X < Y goto Z Mov X, RO Sub Y, RO Jmp negative Z
- Condition codes: indicate whether last quantity computed or loaded into a location is negative, zero, or positive



- Branch if value of R meets one of six conditions: negative, zero, positive, non-negative, non-zero, non-positive
- if X < Y goto Z Mov X, RO Sub Y, RO Jmp negative Z
- Condition codes: indicate whether last quantity computed or loaded into a location is negative, zero, or positive
- Compare instruction: sets the codes without actually computing the value



- Branch if value of R meets one of six conditions: negative, zero, positive, non-negative, non-zero, non-positive
- if X < Y goto Z Mov X, RO Sub Y, RO Jmp negative Z
- Condition codes: indicate whether last quantity computed or loaded into a location is negative, zero, or positive
- Compare instruction: sets the codes without actually computing the value
- Cmp X, Y sets condition codes to positive if X > Y
  Cmp X, Y
  CJL Z

